#### **CS528 High Performance Computing**

## Data Access Optimization and Roofline Model

A Sahu

Dept of CSE, IIT Guwahati

#### **Outline**

- Data Access Optimization
  - Roofline Model
  - Caching optimization
  - App classification based DA: N/N, N<sup>2</sup>/N<sup>2</sup>, N<sup>3</sup>/N<sup>2</sup>
- [Ref: Hager Book, PDF uploaded to MS Team]

#### **Modeling Customer Dispatch in a Bank**

- Performance  $P=\min(P_{peak}, I \cdot b_S)$
- This is the "Roofline Model"
  - High intensity: P limited by "execution"
  - Low intensity: P limited by "bottleneck" ......
  - "Knee" at  $P_{\text{peak}} = I \cdot b_s$ : Best use of resources



Roofline is an "optimistic" model

#### The Roofline Model

- $P_{\text{max}}$ = Peak performance of the machine
- I= Computational intensity ("work" per byte transferred) over the slowest data path utilized ("the bottleneck")
- b<sub>s</sub>= Applicable peak bandwidth of the slowest data path utilized

Expected performance:

$$P = \min(P_{\text{peak'}})$$



### Memory Analysis of Simple Triad Code on Intel i7-5960X

i7-5960x Spec (8C-16T, 22nm,3.5Ghz, 20MB Smart Cache)

#### **Memory Analysis of Simple Code**

- Simple Streaming Benchmark
- A "swiss army knife" for micro-benchmarking
  - Report performance for different N
  - Choose NITER: Accurate time measurement is possible
- This kernel is limited by data transfer performance for all memory levels on all current architectures!

```
float A[N],B[N],C[N],D[N];
for(j=0; j<NITER; j++) {
   for(i=0;i<N;i++)
        A[i]= B[i]+C[i]*D[i];
   if(i>N) dummy(A,B,C,D);
```

Prevents smarty-pants compilers from doing "clever" stuff

#### On Sandy Bridge: Core i7 5960 Xtreme



#### **Memory Hierarchy**

- Are the performance levels plausible?
- What about multiple cores?
- Do the bandwidths scale?

#### Throughput capabilities: i7 5960 Xtreme

- Per cycle with AVX
  - 1 load instruction (256 bits) AND1/2 store instruction (128 bits)
  - -1 AVX MULT and 1 AVX ADD instruction (4 DP / 8 SP flops each)
  - Overall maximum of 4 micro-ops



#### Throughput capabilities: i7 5960 Xtreme

- Per cycle with SSE or scalar
  - 2 load instruction OR 1 load and 1 store instruction
  - 1 MULT and 1 ADD instruction
  - Overall maximum of 4 micro-ops
- Data transfer between cache levels
  - $-(L3 \leftrightarrow L2, L2 \leftrightarrow L1)$
  - 256 bits per cycle, half-duplex (i.e., ful CL transfer == 2 cy)



#### On Sandy Bridge: Core i7 5960 Xtreme



# Reducing Code Balance (Byte/Flop) using Memory Hierarchy: Caching

#### **Memory Hierarchy**

- Smaller is Faster Bigger is Slower
- Places of Cash/Money



#### Data transfer between levels



#### Principle of locality

- Temporal Locality
  - references repeated in time
- Spatial Locality
  - references repeated in space
  - Special case: Sequential Locality

```
for(i=0;i<100;i++){}
    A[i] += sqrt(i);
  // 1D SPLocality
Access A[i], near future
will Access A[i+1], A[i+2]..
```

```
for(T=0;T<80;T++){
 for(i=0;i<10;i++)
   A[i] +=M[T]*i;
A[i] repeated after some Time
                               15
```

#### **Cache Access**

- Address is divided in to three part: TAG, Index,
   Offset
  - Offset = Address % Line Size,
  - Index = (Address/LineSize)%NumSet
  - TAG = Address/(LineSize\*NumSet)
- If TAG matches with ExistingTAG then HIT else miss
   if (TAG==CACHE[Index].TAG)

Cache HIT

else Cache MISS

- Assume LS=10, NumSet=100, Address 2067432
  - Offset = 2, Index =43, TAG=2067

#### **Cache Size**

- No of Set (Depend on index field)
- Associatively (How many Tag)
- Line size(No of Addressable units/byte in a line)

| 0    | 0          | 0    | 0          | 0     | 0          | 0    | 0          |
|------|------------|------|------------|-------|------------|------|------------|
| 2120 | 1          | 4143 | 1          | 2120  | 1          | 4143 | 1          |
| 2    | 2          | 2    | 2          | 2     | 2          | 2    | 2          |
| 2123 | 3          | 3    | 3          | 2123  | 3          | 3    | 3          |
| 4    | 4          | 4    | 4          | 4     | 4          | 4    | 4          |
| 5    | 5          | 5    | 5          | 5     | 5          | 5    | 5          |
| 4143 | 6          | 6    | 6          | 4143  | 6          | 6    | 6          |
| 7    | 7          | 7    | 7          | 7     | 7          | 7    | 7          |
| 8    | 8          | 8    | 8          | 8     | 8          | 8    | 8          |
| 9    | 9          | 9    | 9          | 9     | 9          | 9    | 9          |
| Tag  | index Line | Tag  | index Line | e Tag | index Line | Tag  | index Line |

Cache Size = Nset X Associativity X LineSize
 = 10 x 4 x 10 = 400 Byte

#### **Hashing Vs Caching**

- Simple Hashing: Direct Map Cache
  - Example: Array
  - int A[10], each can store one element
  - Data stored in Addr%10 location

Direct/Random
Access to
Element

- Array of List
  - Int LA[10], each can store a list of element
  - Data stored in List of (Addr%10)<sup>th</sup> location
  - List size is limited in Set Associative Cache
- List of Element
  - Full Associative Cache
  - All data stored in one list

Serial/Associative Access to Element

MIXED

## Program Cache Behavior: Hit/Miss

#### **Cache model**

• Direct mapped 8 word per line



#### **Program**

```
int A[128];
for(i=0;i<128;i++) {
    A[i]=i;
}</pre>
```

- Assume &A=000000, Behavior of only Data
- Scalar variable {i} mapped to register
- Data have to moved from cache/memory

21

#### **Cache perf. : Data Size <= Cache Size**





16:112 **15** A Sahu A[127]

#### Strided access: Reduce locality

```
for(i=0;i<N;i++) {
   for (j=0;j<N;j++) {
     a[i][j]=i*j
   }
} //*(a+i*N+j), j++</pre>
```

Row major access: Stride 1, improve locality, cache hit

```
for (i=0;i<N;i++) {
    for (j=0;j<N;j++) {
        a[j][i]=i*j
      }
} //*(a+j*N+i), j++</pre>
```

Column major access: Stride N, No locality, cache miss dominates

#### **Matrix mult.c**

```
int A[8][8], B[8][8], C[8][8];
for(i=0;i<8;i++) {
     for (j=0; j<8; j++) {
      S=0;
      for (k=0; k<8; k++)
            S=S+B[i][k]*C[k][j];
      A[i][j]=S;
```

#### Data Size > Cache Size

- (64+64+64) > 128 words
- When we get into cache it can take benefit

```
for (k=0; k<8; k++)
S=S+B[i][k]*C[k][j];</pre>
```

- Inner loop execute for 64 times
  - We have to get B[j] once will have 1miss/7 hit
  - C[k] have to bring every time 8miss
  - Total = 7h+9m
- 2<sup>nd</sup> loop A have one miss in 8 access (1miss/7hit)
  - Total for A= 8m+56h
- Total program: 64\*(7h+9m)+8m+56h=504h+584m
- Miss Probability = 584/(504+584)=0.5367

#### **Improving Locality**

Matrix Multiplication example

$$[C] = [A] \times [B]$$

$$L \times M$$

$$L \times N$$

$$L \times N$$
  $N \times M$ 

#### Cache Organization for the example

- Cache line (or block) = 8 matrix elements.
- Matrices are stored row wise.
- Cache can't accommodate a full row/column.
  - L, M and N are so large w.r.t. the cache size
  - After an iteration along any of the three indices, when an element is accessed again, it results in a miss.
- Ignore misses due to conflict between matrices.
  - As if there was a separate cache for each matrix.

#### **Matrix Multiplication: Code I**

```
for (i = 0; i < L; i++)
  for (j = 0; j < M; j++)
    for (k = 0; k < N; k++)
        C[i][j] += A[i][k] * B[k][j];</pre>
```

C A B accesses LM LMN LMN misses LM/8 LMN/8 LMN

```
Total misses = LM(9N+1)/8

L=M=N=100; miss=100*100*901/8=1,126,250
```

#### **Matrix Multiplication: Code II**



C A B accesses LMN LN LMN misses LMN/8 LN LMN/8

```
Total misses = LN(2M+8)/8
L=M=N=100; miss=100*100*208/8=260,000
```

#### **Matrix Multiplication: Code III**

```
for (i = 0; i < L; i++)
for (k = 0; k < N; k++)
for (j = 0; j < M; j++)
C[i][j] += A[i][k] * B[k][j];</pre>
```

C A B accesses LMN LN LMN misses LMN/8 LN/8 LMN/8

```
Total misses = LN(2M+1)/8
L=M=N=100; miss=100*100*201/8=251,250
```

#### **Matrix Multiplication: Code III**

```
for (i = 0; i < L; i++)
  for (k = 0; k < N; k++)
  for (j = 0; j < M; j++)
        C[i][j] += A[i][k] * B[k][j];</pre>
```

All most all modern processor uses

- Cache block pre-fetch
- When ith block is getting used i+1 block prefetched
- Perfect overlap : only three cache miss
  - Each for A, B, C